Part Number Hot Search : 
PM200 MTM6N55 0311139 KK90GB 0311139 15DIR1 100FC EMK12G
Product Description
Full Text Search
 

To Download ADP2126ACDZ-120R7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ultralow profile, 500 ma, 6 mhz, synchronous, step-down, dc-to-dc converters adp2126/adp2127 rev. 0 information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781.329.4700 www.analog.com fax: 781.461.3113 ?2011 analog devices, inc. all rights reserved. features 1.20 v and 1.26 v fixed output voltage options clock signal enable logic signal enable also available on certain models 6 mhz operating frequency spread spectrum frequency modulation to reduce emi 500 ma continuous output current input voltage: 2.1 v to 5.5 v 0.3 a (typical) shutdown supply current pin-selectable power-saving mode compatible with tiny multilayer inductors internal synchronous rectifier internal compensation internal soft start output-to-ground short-circuit protection current-limit protection undervoltage lockout thermal shutdown protection 0.330 mm height (maximum), 6-ball bumped_chip (adp2126) 0.200 mm height (maximum), 6-pad ewlp (adp2127) applications mobile phones digital still/video cameras digital audio portable equipment camera modules image stabilization systems typical application circuits a2 c2 b2 a1 b1 c1 vin gnd fb sw extclk mode c in 2.2f c out 2.2f input voltage 2.1v to 5.5v l 1.0h adp2126 output voltage 1.20v or 1.26v off on off on auto pwm or 09658-001 *logic high enable is only available on certain models. * figure 1. adp2126 0.33 mm maximum height solution a2 c2 b2 a1 b1 c1 vin gnd fb sw extclk mode input voltage 2.1v to 5.5 v l 0.56h adp2127 output voltage 1.20v or 1.26v off on off on auto pwm or c out 2 1f c in 2 1f 09658-002 *logic high enable is only available on certain models. * figure 2. adp2127 0.22 mm maximum height solution general description the adp2126 / adp2127 are high frequency, step-down, dc-to- dc converters optimized for portable applications in which board area and battery life are critical constraints. the fixed 6 mhz operating frequency enables the use of tiny ceramic inductors and capacitors and the regulators use spread spectrum frequency modulation to reduce emi. additionally, synchronous rectification improves efficiency and results in fewer external components. at high load currents, the adp2126 / adp2127 use a voltage regulating pulse-width modulation (pwm) mode that maintains a constant frequency with excellent stability and transient response. light load operation is determined by the state of the mode pin. in forced pwm mode, the converter continues operating in pwm for light loads. under light load conditions in auto mode, the adp2126 / adp2127 automatically enter a power-saving mode, which uses pulse frequency modulation (pfm) to reduce the effective switching frequency, thus ensuring the longest battery life in portable applications. the adp2126 / adp2127 are enabled by a 6 mhz to 27 mhz external clock signal applied to the extclk pin. certain models can also be enabled with a logic high signal. when the external clock is not switching and in a low logic state, the adp2126 / adp2127 stop regulating and shut down to draw less than 0.3 a (typical) from the source. the adp2126 / adp2127 have an input voltage range of 2.1 v to 5.5 v, allowing the use of single li+/li polymer cell, three-cell alkaline, nimh cell, and other standard power sources. the adp2126 / adp2127 are internally compensated to minimize external components and can source up to 500 ma. other key features, such as cycle-by-cycle peak current limit, soft start, undervoltage lockout (uvlo), output-to-ground short-circuit protection, and thermal shutdown provide protection for internal and external circuit components.
adp2126/adp2127 rev. 0 | page 2 of 20 table of contents features .............................................................................................. 1 ? applications....................................................................................... 1 ? typical application circuits............................................................ 1 ? general description ......................................................................... 1 ? revision history ............................................................................... 2 ? specifications..................................................................................... 3 ? timing diagram ........................................................................... 4 ? absolute maximum ratings............................................................ 5 ? thermal considerations.............................................................. 5 ? thermal resistance ...................................................................... 5 ? esd caution.................................................................................. 5 ? pin configuration and function descriptions............................. 6 ? typical performance characteristics ............................................. 7 ? theory of operation ...................................................................... 11 ? overview...................................................................................... 11 ? external clock (extclk) enable ........................................... 11 ? spread spectrum oscillator ...................................................... 12 ? mode selection ........................................................................... 12 ? internal control features .......................................................... 12 ? protection features .................................................................... 13 ? timing constraints .................................................................... 13 ? applications information .............................................................. 14 ? inductor selection ...................................................................... 14 ? input capacitor selection.......................................................... 14 ? output capacitor selection....................................................... 15 ? thermal considerations............................................................ 15 ? pcb layout guidelines.................................................................. 16 ? outline dimensions ....................................................................... 17 ? ordering guide .......................................................................... 18 ? revision history 5 /11revision 0: initial version
adp2126/adp2127 rev. 0 | page 3 of 20 specifications v in = 3.6 v, t a = 25c for typical specifications, and t a = t j = ?40c to +85c for minimum and maximum specifications, unless otherwise noted. all specifications at temperature extremes are guaranteed via correlation using the standard statistical quality control (sqc) methods. typical specifications are not guaranteed. table 1. parameter symbol test conditions/comments min typ max unit supply operating input voltage range v in 2.1 5.5 v pwm mode quiescent current no load, v mode = v in 12 ma auto mode quiescent current no load, v mode = 0 v, v fb > v out , sw = open 300 500 a shutdown current 1 v extclk = 0 v, open loop 0.3 1.5 a undervoltage lockout rising v in threshold 1.9 2.1 v falling v in threshold 1.5 1.8 v output continuous output current 2 i load v in = 2.1 v to 5.5 v 500 ma pwm mode output accuracy 3 v out v in = 2.1 v to 5.5 v, no load v out ? 2% v out + 2% v pfm mode output accuracy 3 , 4 v in = 2.1 v to 5.5 v v out ? 3% v out + 3% v fb bias current v fb = v out 4 9 a fb pull-down resistance r dschg v extclk = 0 v, i fb = 10 ma 110 180 switching characteristics pmos on resistance i sw = 500 ma 180 340 m nmos on resistance i sw = 500 ma 250 m sw leakage current v sw = 0 v, v in = 5.5 v 10 a pmos switch current limit open loop 770 1000 1291 ma pfm current limit v mode = 0 v, v in = 3.6 v 170 260 305 ma oscillator frequency f sw 4.8 6 6.8 mhz short-circuit protection rising v out threshold 0.55 0.7 v falling v out threshold 0.4 0.52 v extclk input high threshold voltage v extclk(h) v in = 2.1 v to 5.5 v 1.3 v low threshold voltage v extclk(l) v in = 2. 1 v to 5.5 v 0.4 v leakage current v in = 5.5 v, v extclk = 2.1 v to 5.5 v 0.01 1 a duty cycle operating range d extclk 40 60 % frequency operating range f extclk 6 27 mhz mode input logic high threshold voltage v mode(h) v in = 2.1 v to 5.5 v 1.3 v low threshold voltage v mode(l) v in = 2.1 v to 5.5 v 0.4 v leakage current v extclk = 0 v, v in = v mode = 5.5 v 0.005 1 a thermal shutdown 5 pwm mode only thermal shutdown threshold 146 c thermal shutdown hysteresis 13 c
adp2126/adp2127 rev. 0 | page 4 of 20 parameter symbol test conditions/comments min typ max unit timing see figure 3 and figure 4 vin high to extclk on 2 t 1 v in = 2.1 v to 5.5 v 200 s extclk on to v out rising t 2 (clock) d extclk = 40% to 60%, f extclk = 6 mhz 250 320 400 s d extclk = 40% to 60%, f extclk = 27 mhz 250 320 400 s extclk on to v out rising t 2 (logic) extclk = logic high 285 315 385 s v out power-up time (soft start) 2 t 3 c out = 2.2 f, r load = 3.6 70 200 s extclk off to v out falling t 5 (clock) d extclk = 40% to 60%, f extclk = 6 mhz to 27 mhz 9 17 s extclk off to v out falling t 5 (logic) extclk = logic high, no load 0 s v out power-down time t 6 c out = 2.2 f, r load = 3.6 16 s c out = 2.2 f, no load 465 s minimum shutdown time 2 t 5 + t 6 c out = 2.2 f, no load 1400 s minimum power-off time 2 t 7 500 s 1 the total shutdown current is the addition of vin shutdown current and sw leakage. 2 guaranteed by design. 3 transients not included in vo ltage accuracy specifications. 4 the pfm output voltage will be higher than the pwm output voltage. see the typi section. cal performance characteristics 5 thermal shutdown protection is only active in pwm mode. timing diagrams t 6 t 7 t 5 t 3 t 2 t 1 v out(nom) 10% v in 10% v in 90% vin v out extclk 09658-003 figure 3. clock enable i/o timing diagram t 6 t 7 t 5 t 3 t 2 t 1 v out(nom) 10% v in 10% v in 90% vin v out extclk 09658-004 figure 4. logic enable i/o timing diagram (logic high enable feature only available on certain models)
adp2126/adp2127 rev. 0 | page 5 of 20 absolute maximum ratings table 2. parameter rating vin to gnd ?0.3 v to +6 v extclk to gnd ?0.3 v to +6 v sw, mode to gnd ?0.3 v to vin fb to gnd ?0.3 v to +3.6 v operating ambient temperature (t a ) C40c to +85c 1 operating junction temperature (t j ) at i load = 500 ma C40c to +125c soldering conditions jedec j-std-020 1 the maximum operating junction temperature (t j (max) ) supersedes the maximum operating ambient temperature (t a (max) ). see the thermal considerations section for more information. stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. absolute maximum ratings apply individually only, not in combination. thermal considerations the maximum operating junction temperature (t j (max) ) supersedes the maximum operating ambient temperature (t a (max) ) because the adp2126 / adp2127 may be damaged when the junction temperature limits are exceeded. monitoring ambient temperature does not guarantee that t j is within the specified temperature limits. in applications with high power dissipation and poor pcb thermal resistance, the maximum ambient temperature may need to be derated. in applications with moderate power dissipation and good pcb thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. the operating junction temperature (t j ) of the device is dependent on the ambient temperature (t a ), the power dissipation of the device (p d ), and the junction-to-ambient thermal resistance of the package ( ja ). t j is calculated using the following formula: t j = t a + ( p d ja ) (1) see the applications information section for further information on calculating the operating junction temperature for a specific application. thermal resistance ja of the package is based on modeling and calculation using a 4-layer board. ja is highly dependent on the application and board layout. in applications where high maximum power dissipation exists, attention to thermal board design is required. the value of ja may vary, depending on pcb material, layout, and environmental conditions. ja is specified for worst-case conditions, that is, a device soldered on a circuit board for surface-mount packages. ja is determined according to jedec standard jesd51-9 on a 4-layer printed circuit board (pcb). table 3 . thermal resistance (4-layer pcb) package type ja unit 6-ball bumped bare die sales 105 c/w 6-pad embedded wafer level package 105 c/w esd caution
adp2126/adp2127 rev. 0 | page 6 of 20 pin configuration and fu nction descriptions mode vin sw fb gnd 1 a b c 2 ball a 1 indicator extclk top view ball/pad side down bumps/pads on opposite side (not to scale) 09658-005 figure 5. pin configuration table 4 . pin function descriptions pin no. mnemonic description a1 mode mode select. this pin toggles between auto mode (p fm and pwm switching) and pwm mode. set mode low to allow the part to operate in auto mode. pull mode high to force the part to operate in pwm mode. the voltage applied to mode should never be higher than the volt age applied to vin. do not leave this pin floating. a2 vin power supply input. b1 sw switch node. b2 extclk external clock enable signal. the adp2126/adp2127 power up when a clock signal (6 mhz to 27 mhz) or a logic high signal (extclk 1.3 v) is detected on this pin. (the logi c high enable feature is only available on certain models.) c1 fb feedback divider input. connect the output capacitor fr om fb to gnd to set the output voltage ripple and to complete the control loop. c2 gnd ground.
adp2126/adp2127 rev. 0 | page 7 of 20 typical performance characteristics v in = 3.6 v, f extclk = 10 mhz, v out = 1.20 v, l = 1.0 h (ckp1608s1r0), c in = 2.2 f (grm153r60j225me95), c out = 2.2 f (grm153r60g225m), and t a = 25c, unless otherwise noted. 90 0 10 20 30 40 50 60 70 80 1 10 100 1000 efficiency (%) load current (ma) v in = 2.1v v in = 2.5v v in = 3.6v v in = 4.2v v in = 5.5v auto mode pwm mode 09658-006 figure 6. efficiency vs. load current 90 30 40 50 60 70 80 2.1 5.1 4.6 4.1 3.6 3.1 2.6 efficiency (%) input voltage (v) 09658-007 i load = 50ma, pwm mode i load = 100ma, pwm mode i load = 10ma, pfm mode i load = 50ma, pfm mode i load = 100ma, pfm mode i load = 250ma, pfm mode figure 7. efficiency vs. input voltage 1.24 1.23 1.22 1.21 1.19 1.20 1 10 100 1000 output voltage (v) load current (ma) v in = 2.1v v in = 2.5v v in = 3.6v v in = 4.2v v in = 5.5v 09658-008 figure 8. auto mode output voltage accuracy 1.205 1.204 1.203 1.202 1 10 100 1000 output voltage (v) load current (ma) v in = 2.1v v in = 2.5v v in = 3.6v v in = 4.2v v in = 5.5v 09658-009 figure 9. pwm mode output voltage accuracy 250 200 150 100 50 0 2.3 5.5 5.1 4.7 4.3 3.9 3.5 3.1 2.7 load current (ma) input voltage (v) pwm operation pfm operation 09658-010 figure 10. auto mode switchin g threshold vs. input voltage 60 0 10 20 30 40 50 0 100 200 300 400 500 output voltage ripple (mv) load current (ma) 09658-011 v in = 2.1v v in = 3.6v v in = 5.5v figure 11. output voltage ripple vs. load current
adp2126/adp2127 rev. 0 | page 8 of 20 1.2 0 0.2 0.4 0.6 0.8 1.0 2.1 5.1 4.6 4.1 3.6 3.1 2.6 shutdown current (a) input voltage (v) t a = ?40c t a = +25c t a = +85c 09658-012 figure 12. shutdown current vs. input voltage 500 200 250 300 350 400 450 2.1 5.1 4.6 4.1 3.6 3.1 2.6 pfm mode quiescent current (a) input voltage (v) t a = ?40c t a = +25c t a = +85c 09658-013 figure 13. pfm mode quiescent current vs. input voltage 17 5 7 9 11 13 15 2.1 5.1 4.6 4.1 3.6 3.1 2.6 pwm mode quiescent current (ma) input voltage (v) t a = ?40c t a = +25c t a = +85c 09658-014 figure 14. pwm mode quiescent current vs. input voltage 450 150 200 250 300 350 400 2.1 5.1 4.6 4.1 3.6 3.1 2.6 n-channel rdson (m ? ) input voltage (v) t a = ?40c t a = +25c t a = +105c i sw = 500ma 09658-015 figure 15. nmos drain-to-source on resistance 400 100 150 200 250 300 350 2.1 5.1 4.6 4.1 3.6 3.1 2.6 p-channel rdson (m ? ) input voltage (v) t a = ?40c t a = +25c t a = +105c i sw = 500ma 09658-016 figure 16. pmos drain-to-source on resistance time (200s/div) output voltage (200mv/div) inductor current (1a/div) 09658-017 1 4 figure 17. output short-circuit response
adp2126/adp2127 rev. 0 | page 9 of 20 time (40s/div) output voltage (50mv/div) 1.20v offset load current (100ma/div) v in = 2.1v 09658-018 1 4 figure 18. load transient response, 0 ma to 150 ma, v in = 2.1 v time (40s/div) output voltage (50mv/div) 1.20v offset load current (100ma/div) v in = 3.6v 09658-019 1 4 figure 19. load transient response, 0 ma to 150 ma, v in = 3.6 v time (40s/div) output voltage (50mv/div) 1.20v offset load current (100ma/div) v in = 5.5v 09658-020 1 4 figure 20. load transient response, 0 ma to150 ma, v in = 5.5 v time (20s/div) output voltage (50mv/div) 1.20v offset load current (200ma/div) v in = 2.1v 09658-021 1 4 figure 21. load transient response, 250 ma to 420 ma, v in = 2.1 v time (20s/div) output voltage (50mv/div) 1.20v offset load current (200ma/div) v in = 3.6v 09658-022 1 4 figure 22. load transient response, 250 ma to 420 ma, v in = 3.6 v time (20s/div) output voltage (50mv/div) 1.20v offset load current (200ma/div) v in = 5.5v 09658-023 1 4 figure 23. load transient response, 250 ma to 420 ma, v in = 5.5 v
adp2126/adp2127 rev. 0 | page 10 of 20 time (100s/div) output voltage (500mv/div) inductor current (200ma/div) extclk pin voltage (5v/div) no load 09658-024 1 4 2 figure 24. startup, no load time (100s/div) output voltage (500mv/div) inductor current (200ma/div) extclk pin voltage (5v/div) r load = 3.6 ? 09658-025 1 2 4 figure 25. startup, r load = 3.6 5.50 5.45 5.40 5.35 5.30 5.25 ?2.0 ?1.5 ?1.0 ?0.5 0 0.5 1.0 1.5 2.0 frequency (mhz) time (ns) 09658-026 figure 26. spread spectrum switching frequency time (400ns/div) output voltage (20mv/div) 1.20v offset inductor current (200ma/div) sw pin voltage (5v/div) i load = 100ma 09658-027 1 2 4 figure 27. typical pfm mode operation, i load = 100 ma time (100ns/div) output voltage (10mv/div) 1.20v offset inductor current (200ma/div) sw pin voltage (5v/div) i load = 150ma 09658-028 1 4 4 figure 28. typical pwm mode operation, i load = 150 ma
adp2126/adp2127 rev. 0 | page 11 of 20 theory of operation 09658-029 shoot- through control logic and pfm/pwm control thermal shutdown soft start bandgap bg fb bg agnd r1 fb r2 v out agnd agnd fb 6mhz oscillator b2 threshold detect* threshold detect v out discharge clk detect short-circuit protection compensation eamp r dschg 110? ramp v(v in ) zxcomp pilim pdrive pwm comp pv in c in avin ndrive pref c out v out 1.20v or 1.26v l pgnd vin gnd sw agnd nref extclk c2 b1 a2 c1 a1 mode off on on off pwm auto or adp2126/adp2127 * * the logic high enable feature is only available on certain models. v in 2.1v to 5.5v figure 29. internal block diagram overview the adp2126 / adp2127 are high efficiency, synchronous, step- down, dc-to-dc regulators that operate from a 2.1 v to 5.5 v input voltage. they provide up to 500 ma of continuous output current at a fixed output voltage. the 6 mhz operating frequency enables the use of tiny external components. external control for mode selection provides a power-saving option. the internal control schemes of the adp2126 / adp2127 give excellent stability and transient response. other internal features, such as cycle-by-cycle peak current limit, soft start, undervoltage lockout, output-to-ground short-circuit protection, and thermal shutdown provide protection for internal circuit components. external clock (extclk) enable the adp2126 / adp2127 are enabled by a 6 mhz to 27 mhz external clock signal applied to the extclk pin. certain models can also be enabled with a logic high signal (see figure 3 , figure 4 , and figure 29 ). when the adp2126 / adp2127 are enabled, the converter is able to power up, and the output voltage rises to its nominal value. when the external clock is not switching and in a low logic state, the adp2126/adp2127 stop regulating and shut down to draw less than 0.3 a (typical) from the source.
adp2126/adp2127 rev. 0 | page 12 of 20 spread spectrum oscillator the adp2126 / adp2127 incorporate spread spectrum functionality to modulate electromagnetic interference (emi) for emi sensitive applications. a typical switching converter with a regulated switching frequency has a narrow frequency spectrum centered at the target switching frequency. this results in a high spectral density around the target frequency with peak emission levels that can exceed the regulatory levels for emi in many portable, cellular, and wireless applications. to maintain acceptable levels of emi, the adp2126 / adp2127 employs spread spectrum via a controlled variance of the switching frequency over a wider band of frequencies. figure 26 shows the variance of the frequency over time. this distribution of the frequency content spreads the spectral density over a wider bandwidth, resulting in lower peak emission levels. mode selection the adp2126 / adp2127 have two modes of operation (pwm mode and auto mode), determined by the state of the mode pin. pull the mode pin high to force the converter to operate in pwm mode, regardless of the output current. otherwise, set mode low to put the converter into auto mode and allow the converter to automatically transition from pwm mode to the power-saving pfm mode at light load currents. do not leave this pin floating. pulse-width modulation (pwm) mode the pwm mode forces the part to maintain a fixed frequency of 6 mhz (maximum) under all load conditions. the adp2126 / adp2127 use a proprietary, hybrid voltage-mode control scheme to control the duty cycle under all load current and line voltage variations. this control scheme provides excellent stability, transient response, and output regulation. pwm mode results in lower efficiencies at light load currents. auto mode (pfm and pwm switching) auto mode is a power-saving feature that enables the converter to switch between pwm and pfm in response to the output load. auto mode is enabled when the mode pin is pulled low. in auto mode, the adp2126 / adp2127 operate in pfm mode for light load currents and switch to pwm mode for medium and heavy load currents. pulse frequency modulation (pfm) mode when the converter is operating under light load conditions, the effective switching frequency and supply current are decreased and varied using pfm to regulate the output voltage. this results in improved efficiencies and lower quiescent currents. in pfm mode, the converter only switches when necessary to keep the output voltage within the pfm limits set by an internal comparator. switching stops when the upper limit is reached and resumes when the lower limit is reached. when the upper level is reached, the output stage and most control circuitry turn off to reduce the quiescent current. during this stage, the output capacitor supplies the current to the load. as the output capacitor discharges and the output voltage reaches the lower pfm comparator threshold, switching resumes and the process repeats. mode transition when the mode pin is low, the converter switches between pfm and pwm modes automatically to maintain optimal transient response and efficiency. the mode transition point depends on the input voltage. hysteresis exists in the transition point to prevent instability and decreased efficiencies that could result if the converter were able to oscillate between pfm and pwm for a fixed input voltage and load current. see figure 10 for the typical pfm and pwm mode boundaries of the adp2126 / adp2127 . a switch from pfm to pwm occurs when the output voltage dips below the nominal value of the output voltage option. switching to pwm allows the converter to maintain efficiency and supply a larger current to the load. the output voltage in pfm mode is slightly higher to keep the adp2126 / adp2127 from oscillating between modes, ensuring stable operation. the switch from pwm to pfm occurs when the output current is below the pfm threshold for multiple consecutive switching cycles. switching to pfm allows the converter to save power by supplying the lighter load current with fewer switching cycles. internal control features synchronous rectification in addition to the p-channel mosfet switch, the adp2126 / adp2127 include an n-channel mosfet switch to build the synchronous rectifier. the synchronous rectifier improves efficiency, especially for small load currents, and reduces cost and board space by eliminating the need for an external rectifier. soft start to prevent excessive input inrush current at startup, the adp2126 / adp2127 operate with an internal soft start. when extclk begins to oscillate, or when the part recovers from a fault (uvlo, tsd, or scp), a soft start timer begins. during this time, the peak current limit is gradually increased to its maximum. the output voltage increases in stages to ensure that the converter is able to start up effectively and in proper sequence. after the soft start period expires, the peak pmos switch current limit remains at 1 a (typical), and the part begins normal operation.
adp2126/adp2127 rev. 0 | page 13 of 20 undervoltage lockout (uvlo) protection features if the input voltage is below the uvlo threshold, the adp2126 / adp2127 automatically turn off the power switches and place the parts in a low power consumption mode. this prevents potentially erratic operation at low input voltages. the uvlo levels have approximately 100 mv of hysteresis to ensure glitch-free startup. overcurrent protection to ensure that excessively high currents do not damage the mosfet switches, the adp2126 / adp2127 incorporate cycle-by- cycle overcurrent protection. this function is accomplished by monitoring the instantaneous peak current on the power pmos switch. if this current exceeds the pmos switch current limit (1 a typical), then the pmos is immediately turned off. this minimizes the potential for damage to power components during certain faults and transient events. timing constraints shutdown time when the adp2126 / adp2127 enter shutdown mode after the extclk signal is removed, the adp2126 / adp2127 must remain in shutdown mode for a minimum of 1400 s, if no load is applied, before the extclk signal can be reapplied. this allows all internal nodes to discharge to an off state. output short-circuit protection (scp) if the output voltage is shorted to gnd, a standard dc-to-dc controller delivers maximum power into that short. this may result in a potentially catastrophic failure. to prevent this, the adp2126 / adp2127 sense when the output voltage is below the scp threshold (typically 0.52 v). at this point, the controller turns off for approximately 450 s and then automatically initiates a soft start sequence. this cycle repeats until the short is removed or the part is disabled. figure 17 shows the operating behavior of the adp2126 / adp2127 during a short-circuit fault. the scp dramatically reduces the power delivered into the short circuit, yet still allows the converter to recover when the fault is removed. power-off time when v in drops, thereby triggering uvlo, the adp2126 / adp2127 have a minimum power-off time (t 7 ) of 500 s that must elapse before v in can be reapplied. this allows all internal nodes to discharge enough power so that all internal devices are in an off state. t 7 v in 10% 09658-030 thermal shutdown (tsd) protection figure 30. power-off time the adp2126 / adp2127 also include tsd protection when the part is in pwm mode only. if the die temperature exceeds 146c (typical), the tsd protection activates and turns off both mosfet power devices. they remain off until the die temperature falls to 133c (typical), at which point the regulator restarts.
adp2126/adp2127 rev. 0 | page 14 of 20 applications information the low-profile adp2126 / adp2127 are compatible with chip inductors and multilayer ceramic capacitors that are ideal for use in portable applications due to their small footprint and low height. the recommended components for low-profile applications may change as this technology advances. table 5 and table 6 list compatible inductors and capacitors. this section describes the selection of external components. the component value ranges are limited to optimize efficiency and transient performance while maintaining stability over the full operating range. inductor selection the high switching frequency of the adp2126 / adp2127 allows for minimal output voltage ripple, even with small inductors. inductor sizing is a trade-off between efficiency and transient response. a small value inductor leads to a larger inductor current ripple which provides excellent transient response but degrades efficiency. a small footprint and low height chip inductor can be used for an overall smaller solution size but has a higher dc resistance (dcr) value and lower current rating that can degrade performance. shielded ferrite core inductors are advantageous for their low core losses and low electromagnetic interference (emi). for optimal performance and stability, use inductor values between 1.5 h and 0.5 h. recommended inductors are shown in table 5 . the inductor peak-to-peak current ripple, i l , is calculated from ( ) sw in out in out l flv vvv i ? = (2) where: f sw is the switching frequency. l is the inductor value. it is important that the minimum dc current rating of the inductor be greater than the peak inductor current (i pk ) in the application. i pk is calculated from i pk = i load(max) + i l /2 (3) the dc current rating of the inductor should be greater than the calculated i pk to prevent core saturation. input capacitor selection the input capacitor must be rated to support the maximum input operating voltage. higher value input capacitors reduce the input voltage ripple caused by the switch currents on the vin pin. maximum rms input current for the application is calculated using () in out in out max load cin max rms v vvv i i ? = )( )(_ (4) place the input capacitor as close as possible to the vin pin to minimize supply noise. in principle, different types of capacitors can be considered, but for battery-powered applications, the best choice is the multilayer ceramic capacitor, due to its small size, low equivalent series resistance (esr), and low equivalent series inductance (esl). it is recommended that the vin pin be bypassed with at least a 2.2 f input capacitor. for a 0.22 mm height solution using the adp2127, at least 2 1.0 f capacitors will be necessary on the input. the input capacitor can be increased without any limit for better input voltage filtering. x5r or x7r dielectrics with a voltage rating of 6.3 v or higher are recommended. table 5. inductor selection manufacturer series inductance (h) dcr (m) (typ) current rating (ma) size (l w h) (mm) package murata lqm18pn1r0-a52 1.0 520 500 1.6 0.8 0.33 0603 taiyo yuden ckp1608s1r5m 1.5 420 500 1.6 0.8 0.33 0603 table 6. input/output capacitor selection manufacturer part number capacitance (f) voltage rating (v) temperature coefficient size (l w h) (mm) package murata grm153r60j225me95 2.2 6.3 x5r 1.0 0.5 0.33 0402 grm153r60g225m 2.2 4 x5r 1.0 0.5 0.33 0402 taiyo yuden jmk105bj225mp 2.2 6.3 x5r 1.0 0.5 0.33 0402 amk105bj225mp 2.2 4 x5r 1.0 0.5 0.33 0402 amk105bj105mc 1.0 4 x5r 1.0 0.5 0.22 0402 adc105bj105me 1.0 4 x5r 1.0 0.5 0.20 0402
adp2126/adp2127 rev. 0 | page 15 of 20 output capacitor selection the output capacitor selection affects both the output voltage ripple and the loop dynamics of the converter. for a given loop crossover frequency (the frequency at which the loop gain drops to 0 db), the maximum voltage transient excursion (overshoot) is inversely proportional to the value of the output capacitor. when choosing output capacitors, it is important to account for the loss of capacitance due to output voltage dc bias. this may result in using a capacitor with a higher rated voltage to achieve the desired capacitance value. additionally, if ceramic output capacitors are used, the capacitors rms ripple current rating should always meet or exceed the application requirements. the rms ripple current is calculated from () ( ) )( )( 32 1 max in sw out max in out cout rms vfl vvv i ? = (5) at nominal load currents, the converter operates in forced pwm mode, and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor esr plus the voltage ripple caused by charging and discharging the output capacitor. v out = i l ( esr + 1/(8 c out f sw )) (6) the largest voltage ripple occurs at the highest input voltage. the adp2126 / adp2127 are designed to operate with one small 2.2 f capacitor. for a 0.22 mm height solution using the adp2127, at least 2 1.0 f capacitors will be necessary on the output. x5r or x7r dielectrics that have low esr, low esl, and a voltage rating of 4 v or higher are recommended. these low esr components help the adp2126/adp2127 meet tight output voltage ripple specifications. thermal considerations the operating junction temperature (t j ) of the device is dependent on the ambient operating temperature (t a ) of the application, the power dissipation of the adp2126 / adp2127 (p d ), and the junction-to-ambient thermal resistance of the package ( ja ). the operating junction temperature (t j ) is calculated from t j = t a + ( p d ja ) (7) where ja is 105c/w, as provided in table 3 . the adp2126 / adp2127 may be damaged when the operating junction temperature limits are exceeded. monitoring ambient temperature does not guarantee that the junction temperature (t j ) is within the specified temperature limits. ? in applications with high p d and poor pcb thermal resistance, the maximum ambient temperature may need to be derated. ? in applications with moderate p d and good pcb thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. the power dissipation (p d ) of the adp2126 / adp2127 is only a portion of the power loss of the overall application. for a given application with known operating conditions, the application power loss is calculated by co mbining the following equations for power loss (p loss ) and efficiency (): p loss = p in ? p out (8) 100 = in out p p (9) the resulting equation uses the output power and the efficiency to determine the p loss . ? ? ? ? ? ? ? ? ? = 1 100 out loss pp (10) the power loss calculated using this approach is the combined loss of the adp2126 / adp2127 device (p d ), the inductor (p l ), input capacitor (p cin ), and the output capacitor (p cout ), as shown in the following equation: p loss = p d + p l + p cin + p cout (11) the power loss for the inductor, input capacitor, and output capacitor is calculated using p l = i rms 2 dcr (12) cin rms cin esr i p ? ? ? ? ? ? = 2 2 (13) p cout = ( iout ) 2 esr cout (14) if multilayer chip capacitors with low esr are used, the power loss in the input and output capacitors is negligible and p d + p l >> p cin + p cout (15) p loss p d + p l (16) the final equation for calculating p d can be used in equation 7 to ensure that the operating junction temperature is not exceeded. l out l loss d p pppp ? ? ? ? ? ? ? ? ? ? ? 1 100 (17)
adp2126/adp2127 rev. 0 | page 16 of 20 pcb layout guidelines 09658-031 figure 31. adp2126 / adp2127 recommended top layer layout 09658-032 figure 32. adp2126 / adp2127 recommended bottom layer layout for high efficiency, good regulation, and stability, a well-designed and manufactured pcb is required. use the following guidelines when designing pcbs: ? keep the low esr input capacitor, c in , close to vin and gnd. ? keep high current traces as short and as wide as possible. ? avoid routing high impedance traces near any node connected to sw or near the inductor to prevent radiated noise injection. ? keep the low esr output capacitor, c out , close to the fb and gnd pins of the adp2126 / adp2127 . long trace lengths from the part to the output capacitor add series inductance that may cause instability or increased ripple. to ensure package reliability, consider the following guidelines when designing the footprint for the adp2126 / adp2127 . the bumped_chip device footprint must ultimately be determined according to application and customer specific reliability requirements, pcb fabrication quality, and pcb assembly capabilities. ? the cu pad on the pcb for each solder bump should be 80% to 100% of the width of the solder bump. a smaller pad opening favors solder joint reliability (sjr) performance, whereas a larger pad opening favors drop test performance. the maximum pad size, including tolerance, should not exceed 180 m. ? electroplated nickel, immersion gold (enig) and organic solderability preservative (osp) were used for internal reliability testing and are recommended. ? nonsolder mask defined (nsmd) cu pads are recommended for the bumped_chip package. ? the solder mask opening should be approximately 100 m larger than the pad opening. ? the trace width should be less than two-thirds the size of the pad opening. ? the routing of traces from the cu pads should be symmetrical in x and y directions. symmetrical routing of the traces prevents part rotation due to uneven solder wetting/surface tension forces. ? stencil design is important for proper transfer of paste onto the cu pads. area ratio (ar), the relationship between the surface area of the stencil aperture and the inside surface area of the aperture walls, is critically important. stencil thickness has the greatest impact on this ratio. ar values from 0.66 to 0.8 provide the best paste transfer efficiency and repeatability. the ar is calculated from aw ap ar = where: ap is the area of the aperture opening. aw is the wall area.
adp2126/adp2127 rev. 0 | page 17 of 20 outline dimensions 0.40 ref 0.80 ref 1.340 1.300 1.260 0.940 0.900 0.860 0.40 ref a 12 b c top view (ball side down) bottom view (ball side up) ball a1 identifier 05-10-2010-a 0.225 typ 0.09 typ 0.330 0.315 0.300 end view 0.190 0.170 0.150 coplanarity 0.05 nom seating plane figure 33. 6-ball bumped ba re die sales [bumped_chip] (cd-6-4) dimensions shown in millimeters 04-25-2011-a 0.40 ref 0.80 ref 1.340 1.300 1.260 0.940 0.900 0.860 seating plane 0.200 0.175 0.150 a 1 2 b c top view (pad side down) bottom view (pad side up) 0.17 dia. detail a bare cu fiducial 0.15 dia. detail a rotated 90 ccw 0.008 min 0.40 pad pitch 0.13 dia. figure 34. 6-pad embedded wafer level package [ewlp] (cn-6-1) dimensions shown in millimeters direction of feed 09658-035 figure 35. tape and reel orientation for adp2126/adp2127 (adp2127 does not have pin 1 indicator or branding code)
adp2126/adp2127 rev. 0 | page 18 of 20 ordering guide model 1 output voltage extclk enable type temperature range package description package option 2 branding 3 adp2126acdz-1.20r7 1.20 v clock and logic ?40c to +85c 6-ball bumped bare die sales [bumped_chip] cd-6-4 lhy adp2127acnz1.260r7 1.26 v clock only ?40c to +85c 6-pad embedded wafer level [ewlp] cn-6-1 adp2126-1.2-evalz 1.20 v clock and logic evaluation board for adp2126 adp2127-1.26-evalz 1.26 v clock only evaluation board for adp2127 1 z = rohs compliant part. 2 these package options are halide free. 3 the adp2127 does not have a pin 1 indicator or a branding code. the bare cu fiduc ial on the pad side can be used for device or ientation.
adp2126/adp2127 rev. 0 | page 19 of 20 notes
adp2126/adp2127 rev. 0 | page 20 of 20 notes ?2011 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d09658-0-5/11(0)


▲Up To Search▲   

 
Price & Availability of ADP2126ACDZ-120R7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X